# **BeagleBone Board Boot Options**

Do you know that you can boot the AM335x SOC from the following boot sources???

- 1) NAND Flash
- 2) NOR Flash (eXecute In place, XIP)
- 3) USB
- 4) eMMC
- 5) SD card
- 6) Ethernet
- 6) UART
- 7) SPI

That means, you can keep the boot images in any of the above memory or peripheral and you can able to boot this SOC.

Please go to the page number 4106 of the TRM and you will find the below table.



XIP w/ WAIT[1] (MUX1) MMC0

NAND

UART0

00100b

0 = CLKOUT1 disabled

1 = CLKOUT1

Functional Description www.ti.com

| Table 26-7. SYSBOOT Configuration Pins[4]                  |                                                              |                                                                                       |                                                                                          |                                          |                               |                                                                                                |                         |               |                                    |                      |         |
|------------------------------------------------------------|--------------------------------------------------------------|---------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|------------------------------------------|-------------------------------|------------------------------------------------------------------------------------------------|-------------------------|---------------|------------------------------------|----------------------|---------|
| SYSBOOT[15:14                                              | SYSBOOT[13:12]                                               | SYSBOOT[11:10                                                                         | SYSBOOT[9]                                                                               | SYSBOOT[8]                               | SYSBOOT[7:6]                  | SYSBOOT[5]                                                                                     | SYSBOOT[4:0]            | Boot Sequence |                                    |                      |         |
| For all boot<br>modes: Crystal<br>Frequency                | For all boot<br>modes: Set to<br>00b for normal<br>operation | For XIP boot:<br>Muxed or non-<br>muxed device<br>For NAND boot:<br>must be 00b       | For NAND and<br>NANDI2C<br>boot: NAND<br>ECC<br>For Fast<br>External Boot:<br>must be 0b | For XIP boot:<br>Bus width               | For EMAC<br>boot: PHY<br>mode | For all boot<br>modes:<br>CLKOUT1<br>output<br>enabled/disable<br>d on<br>XDMA_EVENT<br>_INTR0 |                         |               |                                    |                      |         |
| CONTROL_<br>STATUS[23:22]                                  | CONTROL_<br>STATUS[21:20]                                    | CONTROL_<br>STATUS[19:18]                                                             | CONTROL_<br>STATUS[17]                                                                   | CONTROL_<br>STATUS[16]                   | CONTROL_<br>STATUS[7:6]       | CONTROL_<br>STATUS[5]                                                                          | CONTROL_<br>STATUS[4:0] |               |                                    |                      |         |
|                                                            |                                                              |                                                                                       |                                                                                          |                                          |                               |                                                                                                |                         | 1st           | 2nd                                | 3rd                  | 4th     |
|                                                            |                                                              |                                                                                       |                                                                                          |                                          |                               |                                                                                                | 00000b                  | Reserved      |                                    |                      |         |
| 00b = 19.2MHz<br>01b = 24MHz<br>10b = 25MHz<br>11b = 26MHz | 00b<br>(all other values<br>reserved)                        | For XIP boot:<br>00b = non-muxed<br>device<br>10b = muxed<br>device<br>x1b = reserved | Don't care for<br>ROM code[3]                                                            | 0 = 8-bit device<br>1 = 16-bit<br>device | Don't care for<br>ROM code    | 0 = CLKOUT1<br>disabled<br>1 = CLKOUT1<br>enabled                                              | 00001b                  | UART0         | XIP w/<br>WAIT[1]<br>(MUX2)[2<br>] | MMC0                 | SPI0    |
| 00b = 19.2MHz<br>01b = 24MHz<br>10b = 25MHz<br>11b = 26MHz | 00b<br>(all other values<br>reserved)                        | For NAND boot:<br>must be 00b                                                         | 0 = ECC done<br>by ROM<br>1 = ECC<br>handled by<br>NAND                                  | Don't care for<br>ROM code               | Don't care for<br>ROM code    | 0 = CLKOUT1<br>disabled<br>1 = CLKOUT1<br>enabled                                              | 00010b                  | UART0         | SPI0                               | NAND                 | NANDI2C |
| 00b = 19.2MHz<br>01b = 24MHz<br>10b = 25MHz<br>11b = 26MHz | 00b<br>(all other values<br>reserved)                        | For XIP boot:<br>00b = non-muxed<br>device<br>10b = muxed                             | Don't care for<br>ROM code                                                               | 0 = 8-bit device<br>1 = 16-bit<br>device | Don't care for<br>ROM code    | 0 = CLKOUT1<br>disabled<br>1 = CLKOUT1<br>enabled                                              | 00011b                  | UART0         | SPI0                               | XIP<br>(MUX2)[2<br>] | MMC0    |

Don't care for ROM code

Don't be scared by looking at the table, but just concentrate on **SYSBOOT[4:0]** 

0 = ECC done by ROM

1 = ECC

device

device

For XIP boot

00b = non-muxed

00b (all other values

00b = 19.2MHz

01b = 24MHz

10b = 25MHz

"SYSBOOT" is one of the register of this SOC and its first five bits decide the boot order .

0 = 8-bit device

1 = 16-bit

device

Let's take an example,

When SYSBOOT [4:0] = 00000b (This is reserved, you cannot use this configuration)

When SYSBOOT [4:0] = 00001b

After the RESET if SYSBOOT [4:0] = 00001b, then SOC will try to boot from UARTO first, if fails, then it tries to boot from XIP(XIP stands for eXutable In Place memory like NOR Flash), if that also fails, then it will try to boot from MMCO, if no success, finally it tries to boot from SPIO, if that also fails, then SOC outputs the error message and stops.

Functional Description www.ti.com

| Table 26-7. SYSBOOT Configuration Pins[4]                  |                                                              |                                                                                       |                                                                                          |                                          |                               |                                                                                                |                         |       |                                    |                      |         |
|------------------------------------------------------------|--------------------------------------------------------------|---------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|------------------------------------------|-------------------------------|------------------------------------------------------------------------------------------------|-------------------------|-------|------------------------------------|----------------------|---------|
| SYSBOOT[15:14                                              | SYSBOOT[13:12                                                | SYSBOOT[11:10                                                                         | SYSBOOT[9]                                                                               | SYSBOOT[8]                               | SYSBOOT[7:6]                  | SYSBOOT[5]                                                                                     | SYSBOOT[4:0]            |       | Boot Sequence                      |                      |         |
| For all boot<br>modes: Crystal<br>Frequency                | For all boot<br>modes: Set to<br>00b for normal<br>operation | For XIP boot:<br>Muxed or non-<br>muxed device<br>For NAND boot:<br>must be 00b       | For NAND and<br>NANDI2C<br>boot: NAND<br>ECC<br>For Fast<br>External Boot:<br>must be 0b | For XIP boot:<br>Bus width               | For EMAC<br>boot: PHY<br>mode | For all boot<br>modes:<br>CLKOUT1<br>output<br>enabled/disable<br>d on<br>XDMA_EVENT<br>_INTR0 |                         |       |                                    |                      |         |
| CONTROL_<br>STATUS[23:22]                                  | CONTROL_<br>STATUS[21:20]                                    | CONTROL_<br>STATUS[19:18]                                                             | CONTROL_<br>STATUS[17]                                                                   | CONTROL_<br>STATUS[16]                   | CONTROL_<br>STATUS[7:6]       | CONTROL_<br>STATUS[5]                                                                          | CONTROL_<br>STATUS[4:0] |       |                                    |                      |         |
|                                                            |                                                              |                                                                                       |                                                                                          |                                          |                               |                                                                                                |                         | 1st   | 2nd                                | 3rd                  | 4th     |
|                                                            |                                                              |                                                                                       |                                                                                          |                                          |                               |                                                                                                | 00000b                  |       | Reserved                           |                      |         |
| 00b = 19.2MHz<br>01b = 24MHz<br>10b = 25MHz<br>11b = 26MHz | 00b<br>(all other values<br>reserved)                        | For XIP boot:<br>00b = non-muxed<br>device<br>10b = muxed<br>device<br>x1b = reserved | Don't care for<br>ROM code[3]                                                            | 0 = 8-bit device<br>1 = 16-bit<br>device | Don't care for<br>ROM code    | 0 = CLKOUT1<br>disabled<br>1 = CLKOUT1<br>enabled                                              | 00001b                  | UART0 | XIP w/<br>WAIT[1]<br>(MUX2)[2<br>] | MMC0                 | SPI0    |
| 00b = 19.2MHz<br>01b = 24MHz<br>10b = 25MHz<br>11b = 26MHz | (all other values reserved)                                  | For NAND boot:<br>must be 00b                                                         | 0 = ECC done<br>by ROM<br>1 = ECC<br>handled by<br>NAND                                  | Don't care for<br>ROM code               | Don't care for<br>ROM code    | 0 = CLKOUT1<br>disabled<br>1 = CLKOUT1<br>enabled                                              | 00010b                  | UART0 | SPI0                               | NAND                 | NANDI2C |
| 00b = 19.2MHz<br>01b = 24MHz<br>10b = 25MHz<br>11b = 26MHz | 00b<br>(all other values<br>reserved)                        | For XIP boot:<br>00b = non-muxed<br>device<br>10b = muxed<br>device<br>x1b = reserved | Don't care for<br>ROM code                                                               | 0 = 8-bit device<br>1 = 16-bit<br>device | Don't care for<br>ROM code    | 0 = CLKOUT1<br>disabled<br>1 = CLKOUT1<br>enabled                                              | 00011b                  | UART0 | SPI0                               | XIP<br>(MUX2)[2<br>] | ммсо    |
| 00b = 19.2MHz<br>01b = 24MHz<br>10b = 25MHz                | 00b<br>(all other values<br>reserved)                        | For XIP boot:<br>00b = non-muxed<br>device                                            | 0 = ECC done<br>by ROM<br>1 = ECC                                                        | 0 = 8-bit device<br>1 = 16-bit<br>device | Don't care for<br>ROM code    | 0 = CLKOUT1<br>disabled<br>1 = CLKOUT1                                                         | 00100b                  | UART0 | XIP w/<br>WAIT[1]<br>(MUX1)        | MMC0                 | NAND    |

# How SOC decides the boot order?

When you reset the SOC, the code stored in the ROM of the SOC runs first!



AM335X SOC

The code stored in the "ROM" is called **ROM boot loader**, this is programmed in to the ROM of the SOC during taping out of the chip, you cannot able to change it, why?? Because its ROM. Read only!!!!

The job of the ROM is to set up the SOC clock, watch dog timer, etc and also its major job is to load the **second stage boot loader**, what we call MLO or SPL, more on this later.

#### Now, from where it should load the second stage boot loader?

For that what ROM code does is, it reads the register **SYSBOOT** [15:0], and based on the value of **SYSBOOT**[4:0] it prepares the list of booting devices. The register **SYSBOOT** [15:0] value is decided by the voltage level on the **SYSBOOT** pins.

That is, let's say, if **SYSBOOT[4:0] = 00011b**, then boot order will be, **UARTO,SPIO.XIP,MMC0 (look at the table please !!!)** 

So, we can say that, The **SYSBOOT pins** configure the boot device order (set by SYSBOOT[4:0]).

Some board, will give you the control to change the SYSBOOT[15:0] value by using dip switches like below.



Here, by configuring the dip switches you can decide the value of SYSBOOT pins, thus enforcing the boot order which you like.

But in BBB, there are no such dip switches to configure the SYSBOOT pins. BBB has some other circuitry to decide the SYSBOOT pins voltage level, read on!!

## BBB Boot order configuration circuit

In BBB you will find this circuitry, (you will find in SRM, not in TRM)



Figure 35. Processor Boot Configuration Design

Here observe that **SYS\_BOOT2** is connected to a button S2 of the BBBB (S2 is the boot button)

When you simply give power to the board, You will find the voltage level as below.

 $SYS_BOOTO = OV$ 

 $SYS_BOOT1 = 0V$ 

SYS\_BOOT2 = 1V

 $SYS_BOOT3 = 1V$ 

 $SYS_BOOT4 = 1V$ 

You can confirm this by measuring the voltage level using Mutlimeter,

If you have Multimeter, measure the voltage of 45,44,43,41,40 pins of the expansion header P8 of the board you will find SYSBOOT[4:0] = 11100

# **Expansion Headers**



and when you press the button S2, **SYS\_BOOT2** will be grounded, so **SYSBOOT[4:0]= 11000** 

Great! Now based on S2 (BBB boot button) we got 2 boot configurations

1) S2 Released (SYSBOOT[4:0] = 11100)

The boot order will be

- 1. MMC1 (eMMC)
- 2. MMC0 (SD card)
- 3. UARTO
- 4. USB0

2) S2 pressed (SYSBOOT[4:0] = 11000), The boot order will be

- 1. SPI0
- 2. MMC0 (SD card)
- 3. USB0
- 4. UARTO

So, to conclude, there are 5 boot sources supported for this board including SPI.

# 1) eMMC Boot(MMC1):

eMMC is connected over MMC1 interface, This is the fastest boot mode possible, eMMC is right there on your board, so need not to purchase any external components or memory chip. This is the default boot mode. As soon as you reset the board, the board start booting from loading the images stored in the eMMC.

If no proper boot image is found in the eMMC, then Processor will automatically try to boot from the next device on the list.

#### 2) SD Boot:

If the default (that is booting from eMMC) boot mode fails, then it will try to boot from the SD card you connected to the sd card connector at MMC0 interface.

If you press S2 and then apply the power, then the board will try to boot from the SPI first, and if nothing is connected to SPI, it will try to boot from the MMC0 where our SD card is found

Also remember that we can use SD card boot to flash boot images on the eMMC. So if you want to write new images on the eMMC then you can boot through sd card, then write new images to eMMC, then reset the board, so that your board can boot using new images stored in the eMMC.

We will do these experiments later in this course. Don't worry!

### 3) Serial boot:

In this mode, the ROM code of the SOC will try to download the boot images from the serial port.

We have separate experiment on this boot mode and its very interesting.

# 4) USB BOOT:

You may be familiar with this boot mode, that is booting through usb stick!

You would have booted your PC through the usb stick. What you do is, you restart the PC, then press bios button to put the PC in to bios mode, there you select boot form usb, right?

It is very similar, when you reset the board, you can make your board to boot from the USB stick.

#### More details about ROM Code Booting procedure!

These are the 2 flow charts, you can find in the TRM of the am335x SOC

Please visit the page 4103 of the TRM

You will find the below image

Booting Set the booting device list based on the SW Booting Configuration or SYSBOOT pins Process next device Process device Device is of peripheral type Device is of memory type Success Success Memory Peripheral Booting Booting Jump to Initial SW -Fail Fail -Timeout Dead loop Yes Get next device in the list Last device in the list? No more devices in the list

Figure 26-6. ROM Code Booting Procedure

Here, you can see that the ROM code goes through its boot device list to load the second stage boot loader. It will prepare the boot devices list based on the value of SYSBOOT pins.

System start-up Initialization main() (stack setup) main() MPU WDT1 setup DPLLs and clocks configurations Booting

Figure 26-5. ROM Code Startup Sequence

Great, so, that was the intro to the BBB boot configurations and boot modes. We will explore more about this practically as we make a progress in the course. If you have any questions fell free to post it in the course discussion board.